| G . 3.T   | T 1           |
|-----------|---------------|
| Seat No.: | Enrolment No. |
|           |               |

## GUJARAT TECHNOLOGICAL UNIVERSITY

|             | ,                                                                | BE - SEMESTER–IV(NEW) EXAMINATION – WINTER 2                                                |                    |  |
|-------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------|--|
| ·           |                                                                  |                                                                                             | e:16-12-2022       |  |
| •           |                                                                  | me:Computer Organization                                                                    |                    |  |
| •           |                                                                  | •                                                                                           | Marks:7(           |  |
| Instruction |                                                                  | 10011                                                                                       | <b>VIGITIS</b> 7 ( |  |
|             |                                                                  | tempt all questions.                                                                        |                    |  |
| 2.          |                                                                  | ake suitable assumptions wherever necessary.                                                |                    |  |
|             |                                                                  | gures to the right indicate full marks.                                                     |                    |  |
| 4.          | Sin                                                              | nple and non-programmable scientific calculators are allowed.                               | MARKS              |  |
| 0.4         |                                                                  |                                                                                             |                    |  |
| <b>Q.1</b>  | (a)                                                              | Define Shift Register and write any two applications of it.                                 | 03                 |  |
|             | (b)                                                              | Differentiate Instruction Code V/S Operation Code                                           | 04                 |  |
|             | <b>(c)</b>                                                       | Compare RS & JK flip-flops. What is the difference between Main memory and cache memory?    | 07                 |  |
|             |                                                                  | Main memory and cache memory?                                                               |                    |  |
| Q.2         | (a)                                                              | Explain Memory Transfer.                                                                    | 03                 |  |
| •           | <b>(b)</b>                                                       | List Logic Micro operations and explain any one in detail                                   | 04                 |  |
| (c)         | Explain BUS Transfer using Multiplexer (4 register)              | 07                                                                                          |                    |  |
|             |                                                                  | OR                                                                                          |                    |  |
|             | <b>(c)</b>                                                       | Draw and explain 4-bit arithmetic circuit.                                                  | 07                 |  |
| Q.3         | (a)                                                              | Define Register Transfer Language and explain importance of it.                             | 03                 |  |
| •           | <b>(b)</b>                                                       | Draw flowchart for instruction cycle                                                        | 04                 |  |
|             | <b>(c)</b>                                                       | What do you mean by Primary memory & Secondary memory?                                      | 07                 |  |
|             |                                                                  | Explain T Flip flop with diagram and truth table.                                           |                    |  |
| 0.0         |                                                                  | OR                                                                                          | 0.2                |  |
|             | Explain any three addressing Modes                               | 03                                                                                          |                    |  |
|             | <b>(b)</b>                                                       | Give the differences of Synchronous & Asynchronous data transfer.                           | 04                 |  |
|             | (c)                                                              | Draw and explain 4-bit arithmetic circuit                                                   | 07                 |  |
|             | (C)                                                              | Draw and Capitain 4-bit aritimiene circuit                                                  | U7                 |  |
| <b>Q.4</b>  | (a)                                                              | Give Difference between CISC and RISC Instructions.                                         | 03                 |  |
| •           | <b>(b)</b>                                                       | Draw neat sketch for Control Unit of Basic Computer.                                        | 04                 |  |
| `           | (c)                                                              | Explain the stack organization of CPU.                                                      | 07                 |  |
|             |                                                                  | OR                                                                                          |                    |  |
| <b>Q.4</b>  | (a)                                                              | Draw and explain one stage of arithmetic circuit.                                           | 03                 |  |
|             | <b>(b)</b>                                                       | Draw Flowchart for interrupt cycle.                                                         | 04                 |  |
|             | (c)                                                              | Write short note on Associative mapping in Cache memory                                     | 07                 |  |
| Q.5         | (a)                                                              | What is control word? Explain with example.                                                 | 03                 |  |
| (b)         | Give the differences of Synchronous & Asynchronous data          | 04                                                                                          |                    |  |
|             | ` /                                                              | transfer.                                                                                   |                    |  |
|             | <b>(c)</b>                                                       | Explain 4 bit binary adder with block diagram                                               | 07                 |  |
| 0.5         | ( )                                                              | OR                                                                                          | 03                 |  |
| Q.5 (a) (b) | Draw and explain Pipeline Processing  Explain Instruction Format | 03                                                                                          |                    |  |
|             | (b)<br>(c)                                                       | Explain Instruction Format. Explain 0 Address, 1 Address, 2 Address, 3 Address instructions | 04<br>07           |  |
|             | $(\mathbf{c})$                                                   | Explain 6 fluctos, i fluctoss, 2 fluctos, 3 fluctos instructions                            | U/                 |  |

\*\*\*\*\*

with example.